## 30/11/2024 EXTC SEM-III C SCHEME DSD QP CODE: 10064634 | (3 Hours) | | Total Marks: 80 | | |-----------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | N.B. | 1.<br>2.<br>3.<br>4. | Question No. 1 is Compulsory Out of remaining questions, attempt any three Assume suitable data if required Figures to the right indicate full marks | | | 1. | <ul><li>(a)</li><li>(b)</li><li>(c)</li><li>(d)</li></ul> | Compare SRAM and DRAM Compare Sequential Circuits and Combinational circuits with Suitable Examples State the Boolean Laws Draw XOR Gate using NAND gates and write the expression for output at each gate | [5]<br>[5]<br>[5] | | 2. | (a)<br>(b) | Prove that NAND and NOR Gates are universal Gates Perform following i) Express $(125)_{10} = ()_8 = ()_{16}$ ii) Subtract using two's complement $(10)_{10} - (15)_{10}$ | [10]<br>[5]<br>[5] | | 3. | (a)<br>(b) | Design a 4 bit Binary to Gray code converter and Implement using XOR Gates only. Implement the given function using NAND gates only $F(A, B, C, D) = \sum m(0, 1, 2, 3, 5, 8, 9, 10, 11, 12.13)$ | [10]<br>[10] | | 4 | (a)<br>(b)<br>(c) | Minimize the following expression using Quine McClusky Technique $F(A, B, C, D) = \sum m(2, 6, 7, 8, 9, 10, 11, 14, 15)$<br>Convert JK FF to D FF<br>Convert JK FF to T FF | [10]<br>[5] | | 5. | (a)<br>(b)<br>(c) | Explain a 4-bit Johnson counter. Sketch output at each flipflop<br>Write a VHDL program to design a 2:1 Mux<br>Write a VHDL program to design a full adder | [10]<br>[5]<br>[5] | | 6. | (a)<br>(b) | Design a lockout free synchronous mod 6 up counter using JK FF Write a note on PLDs | [10]<br>[10] | \*\*\*\*\*\* 54634 Page 1 of 1