[Total Marks: 80] [Time: 3 Hours] N.B.: (1) Question No. 1 is **Compulsory**. (2) Attempt any three questions out of the remaining five. (3) Each question carries 20 marks and sub-question carry equal marks. (4) Assume suitable data if required. 1. **Attempt Any Four** What is instruction cycle of processor? (a) Define Premptive and Non-Preemptive scheduling. (b) Compare CPU and GPU (c) (5) (5) (d) Define CPI, clock speed and MIPS. What is necessity of cache memory? (5)(e) 2. Expalin Flynn's Classification in detail. (a) (10) Describe File organization and access. List the difference between deadlock avoidance and Deadlock prevention. (a) (10)Explain one deadlock prevention method. Explain Multicore processor Architecture. (10)(b) (10)(a) Explain various pipeline hazards. Explain the performance metrics for instruction pipelines Explain in detail Hardwired control Unit. Discuss any one method to implement it. Explain FIFO page replacement algorithm. Find out number of page faults for the following string using FIFO method with 3 page frames. 4,7,6,1,7,6,1,2,7,2 For the given FCFS scheduling calculate average waiting time and average (10) turnaround time Arrival Burst Time Process Time P1 2 P2 **P**3 3 P4 5 3 P5 4

The Trees they

Describe Register organization in CPU.

Compare RISC and CISC architectures.

5777 Page 1 of 1

(10)

(10)