EXAM \*

Q.P. Code: 09892

[Time: Three Hours]

[Marks:80]

Please check whether you have got the right question paper.

N.B:

- 1. Question.No.1 is compulsory.
- 2. Attempt any THREE out of the remaining questions.
- 3. Assume suitable data if necessary.

| Q.I | Solve any Four sub questions |                                                                                                                                                                                                         |                                                                                                           |    |
|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----|
|     |                              | a)                                                                                                                                                                                                      | Draw and explain Memory hierarchy.                                                                        | 05 |
|     |                              | b)                                                                                                                                                                                                      | Represent (12.25) <sub>10</sub> in double precision IEEE 754 binary floating point representation format. | 05 |
|     |                              | c)                                                                                                                                                                                                      | Draw and explain basic instruction execution cycle.                                                       | 05 |
|     |                              | d)                                                                                                                                                                                                      | What are the types of pipeline hazards?                                                                   | 05 |
|     |                              | e)                                                                                                                                                                                                      | What are the major functions of an I/O module?                                                            | 05 |
| Q.2 | a)                           | Explair                                                                                                                                                                                                 | the functioning of Wilke's Microprogrammed control unit with its advantages.                              | 10 |
|     | b)                           | Draw t                                                                                                                                                                                                  | he flowchart of Booths algorithm and multiply (4)*(-3) using Booths algorithm.                            | 10 |
| Q.3 | a)                           | ) Differentiate between RISC and CISC in detail with example.                                                                                                                                           |                                                                                                           | 10 |
|     | b)                           | ) Draw flowchart of binary Restoring division and use it to divide 16/4.                                                                                                                                |                                                                                                           |    |
| Q.4 | a)                           | Calculate the number of page hits and faults using FIFO, LRU and OPTIMAL page replacement algorithms for the following page frame sequence: 2, 3, 1, 2, 4, 3, 2, 5, 3, 6, 7, 9, 3, 7. (FRAME SIZE = 3). |                                                                                                           |    |
|     | b)                           | What i                                                                                                                                                                                                  | s instruction pipelining? Explain with suitable diagram.                                                  | 10 |
| Q.5 | a)                           | What a                                                                                                                                                                                                  | are the elements of a cache design?                                                                       | 10 |
|     | b)                           | Explair                                                                                                                                                                                                 | n DMA in detail.                                                                                          | 10 |
| Q.6 |                              |                                                                                                                                                                                                         | detailed notes on (any two) Microinstruction formats                                                      | 20 |
|     |                              |                                                                                                                                                                                                         | Programmed I/O                                                                                            |    |
|     |                              | 100                                                                                                                                                                                                     | Interleaved and Associative memory                                                                        |    |
|     |                              | d)                                                                                                                                                                                                      | Evolution of Computers                                                                                    |    |
|     |                              |                                                                                                                                                                                                         |                                                                                                           |    |