N.B: 1) Question no. 1 is compulsory.
   2) Attempt any three out of the remaining five questions
   3) Use suitable data, wherever necessary.

Q1. Solve any four:

   A) Compare Moore & Mealy models.
   B) State various types of boxes used for drawing the ASM chart.
   C) Give classification of RTL operations.
   D) Define Clock skew and Metastability.
   E) Compose VHDL code for implementation of D Flip Flop.

Q2. A) Analyze the sequential machine shown in figure and obtain the state diagram for the same.

   ![Diagram](image.png)

   B) Draw the data unit for the following RTL description.

   MODULE : DATA MOVER


   INPUT   : X[2]

   OUTPUT  : Z[2]


   END SEQUENCE.
Q3.  
A) Shown below is the state table for sequential Machine, using implication chart method, eliminate redundant and obtain minimized state diagram.

<table>
<thead>
<tr>
<th>Present state</th>
<th>Next State</th>
<th>Output Z</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>X=0</td>
<td>X=1</td>
</tr>
<tr>
<td>S₀</td>
<td>S₄</td>
<td>S₃</td>
</tr>
<tr>
<td>S₁</td>
<td>S₅</td>
<td>S₃</td>
</tr>
<tr>
<td>S₂</td>
<td>S₄</td>
<td>S₁</td>
</tr>
<tr>
<td>S₃</td>
<td>S₅</td>
<td>S₁</td>
</tr>
<tr>
<td>S₄</td>
<td>S₂</td>
<td>S₅</td>
</tr>
<tr>
<td>S₅</td>
<td>S₁</td>
<td>S₂</td>
</tr>
</tbody>
</table>

B) Design a sequential circuit using Mealy Machine to detect an overlapping sequence as follows...........1010......

Q4.  
A) Design MOD 11 synchronous counter using T Flip Flop.

B) Write VHDL code for full adder using half adder as a component.

Q5.  
A) Draw with logic diagram, a simple 8X4 diode ROM.

B) Write a VHDL code for the state diagram shown make use of process statement.

Q6. Write Short Notes on.

(i) PLA
(ii) Xilinx XC 9500 CPLD
(iii) Field programmable gate array (FPGA).
(iv) Various modelling styles in VHDL.