## SE. SEM= IV (COMP) (CBSGS) 25/5/H ## Computer Organization & Architecture. Q.P. Code: 541501 | | | (3 Hours) | [Total Marks: | 80 | |----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----| | N | (2) | Q. 1 is compulsory. Attempt any THREE out of the remaining questions. Assume suitable data if necessary. | | | | 1. | Attempt a | any 4 sub questions. | | • | | | • | explain various pipeline hazards. | | 5 | | | • | Express (35.25) <sub>10</sub> in the IEEE single precision standard of epresentation. | floating point | 5 | | | (c) E | Explain in brief the function of 8089 I/O processor. | | 5 | | | (d) C | Compare RISC and CISC processors. | | 5 | | | (e) D | Differentiate between Computer Architecture and Compute | r organization. | 5 | | 2. | (a) Expla | ain Flynn's classification in detail. | | 10 | | | (b) Expla | ain the Interleaved memory. | | 10 | | 3. | FIFO | late number of page faults and page hits for the page replace, Optimal & LRU for given reference string 7, 0, 1, 2, 0, 1, 2, 0, 1, 7, 0, 1 (assuming three frame size). | | 10 | | | | is the need of DMA? Explain its various techniques of o | lata transfer. | 10 | | 4. | (a) What | is Bus arbitration? Explain its techniques. | | 10 | | | | ribe the register organization within the CPU. | | 10 | | 5. | (a) What | are the features of cache memory design? | | 10 | | | (b) Mult | iply (-10) and (-4) using Booth's algorithm. | | 10 | | 6. | Write note | | | | | | (a) J | oysticks The characteristics of memory | | 6 | | | (b) T | he characteristics of memory | | 8 | | | (c) N | Aicroinstructions to execute an instruction MOV [RI], R2 | )<br>~ . | 6 |